# 特集 Impact of SiC Structural Defects on the Degradation Phenomenon of Bipolar SiC Devices\* ラジェシュ クマール マルハン 中村広希 恩田正一 中村大輔 Rajesh Kumar MALHAN Hiroki NAKAMURA Shouichi ONDA Daisuke NAKAMURA 原 邦彦 Kunihiko HARA

In-house developed (1100) and (1120) oriented 4H-SiC wafers, and a reference wafer were used to evaluate the impact of the SiC structural defects on the degradation phenomenon of bipolar pn diodes. Evaluation of the crystal quality and the degraded devices was performed by comparing the results of etch pit densities, electroluminescence, Berg-Barrett topography, HRXRD and HRTEM analysis. Our data demonstrate that the degradation phenomenon is strongly related to the SiC structural crystal defects of the starting material. DENSO (HQ) wafers are less susceptible to the forward current degradation, which we attributed to comparatively much lower etch pit densities, specially the slip/stacking fault defects.

Key words : Bipolar pn diode, Degradation, Stacking faults, Carrier recombination, Berg-Barrett topography, HRXRD, Electroluminescence, HRTEM

## **1**.INTRODUCTION

特

SiC technologies for the manufacturing of power devices seem to be promising in the near future. Today, the commercially available SiC devices, MESFETs and SBDs are manufactured by Cree and Infineon technologies, respectively. In the field of unipolar switching devices, the current trends are the Accu-MOSFET/ECFET<sup>1)</sup> and JFET<sup>2)</sup> structures, which exhibit the best specific on-resistance experimentally obtained so far. Bipolar power devices stand to benefit greatly in high voltage and high temperature applications. However, the reliability of bipolar devices are hampered by the structural defects. It has been shown that pn diodes exhibit a drift in the forward voltage after the extended forward operations<sup>3)</sup> The degraded bipolar devices showed development of stacking faults in the basal plane extending through the entire epilayer and were attributed to the recombinationenhanced movement of dislocations. In this work, we investigated the impact of SiC structural defects on the degradation phenomenon of bipolar pn diodes fabricated on in-house developed high quality 4H-SiC wafers.

## 2 . EXPERIMENTAL

To investigate the forward current degradation in the

\* 2003年1月9日 原稿受理

bipolar devices, 600V class pn diodes were fabricated in 10 µm n-type epi-layers grown on n<sup>+</sup> wafers. Two type of in-house developed 4H-SiC DENSO (HQ), DENSO (STD) wafers, and a reference wafer were used to evaluate the impact of the SiC structural defects. The ptype anode, floating ring edge termination and n-type field stopper EQR were sequentially implanted with AI and P dopants, respectively to achieve a planar pn device structure. Mesh type anode metallization was used to observe the electroluminescence (EL) across the device under the forward bias conditions. The anode active area is about 1.6x10<sup>3</sup>cm<sup>2</sup>. Fabricated pn diodes were stress tested at current densities of about 200A/cm<sup>2</sup> and 600A/cm<sup>2</sup>. The EL images were acquired using the image intensifier module and a CCD camera (Hamamatsu image intensifier module V7233A). The Berg-Barrett geometry was employed for the reflection X-ray topography using CuK radiation. The g vector used for the topography was <1128>. The incident angle was about 20.5deg. and the absorption depth is about 18µm for (1120) oriented wafers. The HRXRD evaluations were performed using a double axis diffractometer with a four reflections Ge (220) crystal monochromator (Phillips X Pert MRD). The atomic structure of degraded devices were investigated by cross-sectional HRTEM. The TEM samples were

prepared using precision low angle ion-milling and examined in Hitachi UHV-H9000 top-entry HRTEM with an information limit in the range of 0.16-0.18nm, operating at 300kV.

### **3** . RESULTS AND DISCUSSION

Table 1 shows the measured etch pit densities (EPD) of three type of 4H-SiC wafers used in the present forward current degradation analysis. Micro-pipe and screw dislocations affect the off-state characteristics of power devices. Edge dislocations and slip/stacking faults deteriorate the on-state performances in bipolar operations. It should be noted that the EPD, specially the slip/stacking faults of in-house developed DENSO (HQ) wafer is about 1-2 order of magnitude lower than that of other wafers. Table 2 shows the summary of the Berg-Barrett topography results and the HRXRD extracted parameters. The X-ray topograph of DENSO (HQ) wafer reflect the high crystal quality. The crystal bending was estimated along the off-axis direction by

-rocking curves. No measurable crystal bending was recorded for the DENSO (HQ) wafers. On the other hand, the crystal bending was found to be convex and concave for DENSO (STD) and reference 4H-SiC wafers, respectively. In addition, the observed record

-scam FWHM alue of 7-8 arcsec endorse the high quality of DENSO(HQ) wafers as shown in Fig. 1.

Table 1 Measured etch pit densities of 4H-SiC wafers (ø15mm size) used in the present investigations DENSO (HQ) and DENSO (STD) stand for the in-house developed high quality and standard wafers, respectively.

| 4H-SiC Wafers<br>Defect Type                                                                                                                                                                                             | DENSO HQ<br>(1120) off 8deg.                                           | DENSO STD<br>(1100) off 8deg.                                           | Reference<br>(1120) off 8deg.                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------|
| Etch pit density [cm <sup>-2</sup> ]                                                                                                                                                                                     | 8.0x10 <sup>3</sup>                                                    | 1.6x10 <sup>5</sup>                                                     | 3.2x10 <sup>4</sup>                              |
| <ul> <li>(i) Micro-pipe density [cm<sup>-2</sup>]</li> <li>(ii) Screw dislocations [cm<sup>-2</sup>]</li> <li>(iii) Edge dislocations [cm<sup>-2</sup>]</li> <li>(iii) Clip/ctabling faulta [cm<sup>-2</sup>]</li> </ul> | 0<br>2.9x10 <sup>2</sup><br>7.3x10 <sup>3</sup><br>2.9x10 <sup>2</sup> | 30<br>2.7x10 <sup>4</sup><br>1.1x10 <sup>5</sup><br>2.5u10 <sup>4</sup> | 15<br>6.7x10 <sup>2</sup><br>1.6x10 <sup>4</sup> |





DENSO (HQ) wafers

The forward characteristics of bipolar pn junction diode fabricated on DENSO HQ 4H-SiC wafers is shown in Fig. 2. The blue-violet EL from the pn diode can be observed directly by the naked eve when the devices are forward biased at elevated current densities. The observed EL results from near-bandgap transitions of free carriers and from free-to-bound recombination of free carriers on shallow dopants. EL images of pn diodes before and after the forward current stress at current densities of about 200A/cm<sup>2</sup> and 600A/cm<sup>2</sup> are shown in Fig. 3. The images (a) and (b) were acquired using the image intensifier module and a CCD camera at the current densities of  $10 \mu A/cm^2$  and  $600A/cm^2$ , respectively. EL observation reveals the formation of triangular type structural defects after the forward current stress. The bright lines observed at low current densities were formed as a result of high current density stress effect. These bright lines are viewed as dark features at high current densities and are

attributed to a localized reduction of carrier lifetime caused by the creation of extended stacking faults. The defect grows in the direction perpendicular to the offaxis direction. The nucleation and propagation velocity of defect seems to be different, depending on the quality of the 4H-SiC wafers. We observed that the defect generation rate is relatively higher for pn junction diodes fabricated on wafer with higher EPD values. These defects degrade the device performance by causing a drift in the forward voltage under



Fig. 2 Forward characteristics of pn junction diode fabricated on the DENSO HQ 4H-SiC wafers

extended forward conduction. Forward characteristics of degraded pn junction diode fabricated on reference wafer in log and linear scale are shown in Fig. 4. The created extended stacking faults degrade the pn junction performance due to large recombination current as ivident from the forward characteristics. The created stacking fault also causes a drift in the forward voltage ( V=1.5V@600A/cm<sup>2</sup>).



Fig. 4 (a) Forward characteristics degraded pn diode fabricated on reference wafer in (a) log, and (b) linear scale



Fig. 3 EL images of pn diodes before and after the forward current stress at current densities of about 200A/cm<sup>2</sup> and 600A/cm<sup>2</sup> The images (a) and (b) were acquired using the image intensifier module and a

CCD camera at the current densities of  $10\mu$ A/cm<sup>2</sup> and 600A/cm<sup>2</sup>, respectively.

The DENSO (HQ) wafers are less susceptible to the forward current degradation, compare to other wafers considered in this work. Fig. 5. shows a low magnification cross-sectional TEM image of a degraded pn diode fabricated on 4H-SiC DENSO (STD) wafer. From EL observations, it was observed that the multiple stacking faults were nucleated only after the stress test. It seems that the stacking fault nucleate near the implanted region/epilayer interface and move towards the epilayer/wafer interface. As evident from Fig. 5, the TEM observations support the EL results. The high resolution TEM image of the generated stacking fault edge in [1120] projection is shown in Fig. 6. The position of the stacking fault edge is marked by an arrow in the figure. In 4H-SiC polytype, three type of stacking faults configurations are possible,<sup>4</sup> viz., (i) Intrinsic Frank fault; Zhdanov s notation (3,0), (ii) Extrinsic Frank faults; (4,1), and (iii) Shockley fault (3,1). Our HRTEM data suggests the stacking fault structure as the single layer Shockley type fault bounded by partial dislocations with Burgers vector of a/3<1100> type. The a/3[1100] slip must be required to make such a stacking sequence ABCBABCBABCB,,,

ABCBACACBCAC,,, as observed in Fig. 6. Shockley faults are created by shear stress, therefore, it may be possible that the observed stacking fault is the result of recombination enhanced plastic deformation of the pn diode. The usual mode of plastic deformation of SiC is the glide of basal plane perfect dislocations with Burgers vector a/3<1120>. At low temperatures, deformation occurs by motion of partial dislocations which produces macroscopic stacking faults<sup>5) 6)</sup> The built-in stress in the pn diode structure may drives the deformation provides the necessary activation energy for the motion of partial dislocations. The mechanism responsible for the formation of Shockley type stacking fault needs further clarification.



Fig. 5 Cross-sectional images of degraded pn diodes fabricated on DENSO (STD) wafers
(a) Marked straight line corresponds to the stacking fault (SF1) nucleated near the implanted region/epilayer interface, and
(b) Another stacking fault (SF2) terminated in the drift epilayer region



Fig. 6 Cross-sectional images of degraded pn diodes fabricated on 4H-SiC DENSO (STD) wafers (a) Low magnification, and (b) High magnification TEM images of stacking fault (SF2) edge in the drift epilayer region

## 4 . SUMMARY

We presented the impact of SiC structural defects on the degradation phenomenon of bipolar pn diodes. (1100) and (1120) off oriented 4H-SiC wafers were used to evaluate the pn diode forward current degradation phenomenon. The pn diodes were fabricated under identical processing conditions. It was demonstrated that the degradation phenomenon is strongly related to the SiC structural crystal defects of the starting material. In-house developed DENSO (HQ) wafers are less susceptible to the forward current degradation, which we attributed to comparatively much lower EPD values, specially the slip/stacking fault defects. Observed record -scam FWHM value of 7-8 arcsec endorse the high quality of the DENSO (HQ) wafers. The continuous SiC material development will eventually lead to the robust bipolar device in the future.

## ACKNOWLEDGMENTS

The authors would like to acknowledge the helpful discussion and suggestions made by Prof. Matsunami and Dr. Kimoto of Kyoto University. The research engineers at DENSO Research Laboratories and Toyota Central Research and Development Laboratories, Inc. are acknowledged for their invaluable assistance.

#### REFERENCES

- 1) K. Hara, Int I. Conf. on SiC and Related Materials, 1997, Material Science Forum, 264-268, 901 (1998)
- P. Friedrichs, H. Mitlehner, K.O. Dohnke, D. Peters, R.Schöer, U. Weinert, E. Baudelot and D. Stephani, Int I. Symp. Power Semicond. Dev., 2000 (2000), p. 213.
- H. Lendenmann, F. Dahlquist, J. P. Bergman, H. Bleichner and C. Hallin, Int I. Conf. on SiC and Related Materials, 2001, Material Science Forum, 389-393, 1259 (2002)
- 4) J.Q. Liu, M. Skowronski, C. Hallin, R. Soderholm and H. Lendenmann, Appl. Phys. Lett., 80, 749 (2002)
- 5) K. Maeda, K. Suzuki, S. Fujita, M. Ichihara and S. Hyodo, Philos. Mag. A 57, 573 (1988)
- P. Pirouz, J.L. Demenet and M.H. Hong, Philos. Mag. A 81, 1207 (2001)



Rajesh Kumar Malhan (ラジェシュ クマール マルハン) 基礎研究所 工学博士 SiCパワーデバイス研究に従事



恩田 正一 (おんだ しょういち) 基礎研究所 SiC結晶成長研究に従事



原 邦彦
 (はら くにひこ)
 (株)日本自動車部品総合研究所
 専務取締役
 工学博士
 (株)デンソー 顧問

<著 者>

中村 広希 (なかむら ひろき) 基礎研究所 SiCパワーデバイス研究に従事



中村 大輔
 (なかむら だいすけ)
 (株)豊田中央研究所
 無機材料研究室
 SiC結晶成長研究に従事